#### **CSCI 509**

# OPERATING SYSTEMS INTERNALS

- A lot of code is shared by many processed in a system.
- Example: Libraries, routines ...







- A lot of code is shared by many processed in a system.
- Example: Libraries, routines ...



Frame from OpenGL



- A lot of code is shared by many processed in a system.
- Example: Libraries, routines ...
- Read-Only: Enforced by OS.



Frame from OpenGL



- A lot of code is shared by many processed in a system.
- Example: Libraries, routines ...
- Read-Only: Enforced by OS.
- This is different that shared memory segments and IPC which support read/write on shared memory.



Frame from OpenGL



- Assume 32-bit machine.
- If page size is 1 KB, how large would the page table be?
- Size of table: 2<sup>22</sup>= 4MB for 1 byte per entry.
- For 4 bytes for every entry, that's 16 MB.



Page Table





- Assume 32-bit machine.
- If page size is 1 KB, how large would the page table be?
- Size of table: 2<sup>22</sup>= 4MB for 1 byte per entry.
- For 4 bytes for every entry, that's 16 MB.
- TLB Speeds things up but the page table still needs to be accessed frequently.





Solution: Paging the page table.





- Solution: Paging the page table.
- The virtual address is now split into outer page, inner page and page offset.





- Solution: Paging the page table.
- The virtual address is now split into outer page, inner page and page offset.





001000111000110111111011011111010







P1 P2

D

001000111000110111111 01101111010





P1

P2

D

001000111000110111111 01101111010

142 447





P1

P2

D

001000111000110111111 01101111010

142 447

Use outer page table to find address of the 142<sup>nd</sup> inner page table





P1

P2

D

#### 001000111000110111111011011111010

142

447

Use inner page table to find address of page 447

Use outer page table to find address of the 142<sup>nd</sup> inner page table





P1

P2

D

#### 001000111000110111111011011111010

142

447

Use inner page table to find address of page 447

Use outer page table to find address of the 142<sup>nd</sup> inner page table



Retrieve the page





We can have 3 or even more levels of paging ...

3-level paging





#### HASHED PAGED TABLE

- The virtual page number is hashed into a page table
  - This page table contains a chain of elements hashing to the same location
- Each element contains (I) the virtual page number (2) the value of the mapped page frame (3) a pointer to the next element





# SINGLE PAGE TABLE



Physical Memory



# SINGLE PAGE TABLE



Physical Memory



# SINGLE PAGE TABLE



Physical Memory



# SINGLE PAGE TABLE: INVERTED PAGE TABLE

Logical memory



Instead of a page table, a 'frame' table with all the valid frames in physical memory with process ID and page Number assigned to.



Physical Memory



#### SINGLE PAGE TABLE: INVERTED PAGE TABLE







#### SINGLE PAGE TABLE: INVERTED PAGE TABLE

Logical memory



Instead of a page table, a 'frame' table with all the valid frames in physical memory with process ID and page Number assigned to.

Inverted Page Table

| Page No. | Process ID                           |
|----------|--------------------------------------|
| Page 1   | Process 3                            |
| Page 14  | Process 1                            |
| Page 511 | Process 3                            |
| Page 13  | Process 2                            |
| None     | None                                 |
| Page 16  | Process 1                            |
|          | Page 1 Page 14 Page 511 Page 13 None |

•





# INVERTED PAGE TABLE

Now the address should include the process id, since the table is shared by all processes.



Inverted Page Table

|         | Page No. | Process ID |
|---------|----------|------------|
| Frame 0 | Page 1   | Process 3  |
| Frame 1 | Page 14  | Process 1  |
| Frame 2 | Page 511 | Process 3  |
| Frame 3 | Page 13  | Process 2  |
| Frame 4 | None     | None       |
| Frame 5 | Page 16  | Process 1  |
|         |          |            |

Physical Memory



# PAGE TABLE STRUCTURES

Multi-Level Paging



Hashed Page Table



Inverted Page Table

| Page No. | Process ID |
|----------|------------|
| Page 1   | Process 3  |
| Page 14  | Process 1  |
| Page 511 | Process 3  |
| Page 13  | Process 2  |
| None     | None       |
| Page 16  | Process 1  |



# IA-32: INTEL ARCHITECTURE 32-BIT

- Two paging levels.
- Outer page table, called page directory.
- Two page sizes: 4-KB and 4-MB





- IA-32 Physical Address Extension.
- With 32-bit of address, only 4GB of ram can be supported.
- To solve this issue, intel added PAE: Physical Address Extension.





- IA-32 Physical Address Extension.
- With 32-bit of address, only 4GB of ram can be supported.
- To solve this issue, intel added PAE: Physical Address Extension.
- Can be enabled/disabled on supported chips.
- The 32-bit address adopts a 3level paging instead of 2 levels.





- IA-32 Physical Address Extension.
- With 32-bit of address, only 4GB of ram can be supported.
- To solve this issue, intel added PAE: Physical Address Extension.
- Can be enabled/disabled on supported chips.
- The 32-bit address adopts a 3level paging instead of 2 levels.



Virtual address is still 32-bits .. But physical address is now 36-bits.



- IA-32 Physical Address Extension.
- With 32-bit of address, only 4GB of ram can be supported.
- To solve this issue, intel added PAE: Physical Address Extension.
- Can be enabled/disabled on supported chips.
- The 32-bit address adopts a 3level paging instead of 2 levels.

What does that imply?



• Virtual address is still 32-bits .. But physical address is now 36-bits.



- IA-32 Physical Address Extension.
- With 32-bit of address, only 4GB of ram can be supported.
- To solve this issue, intel added PAE: Physical Address Extension.
- Can be enabled/disabled on supported chips.
- The 32-bit address adopts a 3level paging instead of 2 levels.



- Virtual address is still 32-bits .. But physical address is now 36-bits.
- Process is still limited to 4-GB, but system is not.



#### PAGING IMPLEMENTATION 64-X86

- Introduced by AMD in Opteron (2003)
- 64-bit virtual address (only 48bits are used)
- 4-level paging
- TLB misses: very expensive, each level require a memory access.
- Memory Management Unit has its own cache dedicated for paging.





#### ARM V8 ARCHITECTURE

- ARM Architecture dominates mobile devices.
- Uses 64-bit (48-bit used) 4 level paging.
- Can offer contiguous memory in form of 'regions'.
- Two level TLBs:
  - Data TLB
  - Instruction TLB
  - Outer TLB for both Data and Instruction in case of TLB Miss





# ARM V8 TWO-LEVEL TLB



## ARM V8 TWO-LEVEL TLB



#### Logical memory



#### Physical memory



• Q:What are the two methods that can map logical memory to physical ones?





- Q:What are the two methods that can map logical memory to physical ones?
- Page Table and Translation Look Aside Buffers.













**Q:** How to allocate frames in physical memory?

**Q:** What to do if the physical memory is full?

**Q:** What frames need to be written out?

**Q:** How to decide what page to bring in memory?

**Q:** What's the impact on performance?



**Q:** How to allocate frames in physical memory?

Logical memory



MMU / Memory Map











A page fault will occur and the frame will have to be retrieved from disk.









Ideal Case: all of the pages needed by a program are in physical memory

Real-world Case: Swapping in (and out) must occur

Q: What time delay (penalty) does a program incur due to demand paging in response to a single page fault?





Ideal Case: all of the pages needed by a program are in physical memory

Real-world Case: Swapping in (and out) must occur

Q: What time delay (penalty) does a program incur due to demand paging in response to a single page fault?



A: 1 millisecond

**B**: 3 nanoseconds

**C**: 2 microseconds

**D**: 1 picosecond





Ideal Case: all of the pages needed by a program are in physical memory

Real-world Case: Swapping in (and out) must occur

Q: What time delay (penalty) does a program incur due to demand paging in response to a single page fault?



D

A: 1 millisecond

**B**: 3 nanoseconds

C: 2 microseconds

**D**: 1 picosecond



Ideal Case: all of the pages needed by a program are in physical memory

Real-world Case: Swapping in (and out) must occur

Q: What time delay (penalty) does a program incur due to demand paging in response to a single page fault?

- Service page fault
- swap in the needed frame
- Restart the process

The approximate steps taken



Ideal Case: all of the pages needed by a program are in physical memory

Real-world Case: Swapping in (and out) must occur

Q: What time delay (penalty) does a program incur due to demand paging in response to a single page fault?

- Service page fault
- swap in the needed frame
- Restart the process

Servicing the page fault means interrupting the process, and saving the process's state (PCB)

Context Switch

Hard drive milliseconds  $(10^{-3})$ Memory microsecond  $(10^{-6})$ Access speed L2 Cache apacity L1 Cache Registers nanoseconds ALU  $(10^{-9})$ 

~50 microseconds



Ideal Case: all of the pages needed by a program are in physical memory

Real-world Case: Swapping in (and out) must occur

Q: What time delay (penalty) does a program incur due to demand paging in response to a single page fault?

- Service page fault
- swap in the needed frame
- Restart the process

Issue read (I/O), and schedule other processes to run

Bring in needed frame corresponding to needed page, update page table, wait for OS to schedule the process again



milliseconds
(10<sup>-3</sup>)
microsecond
(10<sup>-6</sup>)

nanoseconds (10<sup>-9</sup>)

~50 microseconds



Ideal Case: all of the pages needed by a program are in physical memory

Real-world Case: Swapping in (and out) must occur

Q: What time delay (penalty) does a program incur due to demand paging in response to a single page fault?

- Service page fault
- swap in the needed frame
- Restart the process

Issue read (I/O), and schedule other processes to run

Bring in needed frame corresponding to needed page, update page table, wait for OS to schedule the process again

Hard drive Memory L2 Cache capacity L1 Cache Registers ALU

milliseconds  $(10^{-3})$ microsecond  $(10^{-6})$ Access speed

nanoseconds  $(10^{-9})$ 

~50 microseconds + ~5 milliseconds





Ideal Case: all of the pages needed by a program are in physical memory

Real-world Case: Swapping in (and out) must occur

capacity

Q: What time delay (penalty) does a program incur due to demand paging in response to a single page fault?

- Service page fault
- swap in the needed frame
- Restart the process

Assuming no other processes have a higher priority in the ready queue ...

restart the process as soon as "it" is dispatched

Hard drive Memory L2 Cache L1 Cache Registers **ALU** 

milliseconds  $(10^{-3})$ microsecond  $(10^{-6})$ Access speed

nanoseconds  $(10^{-9})$ 

~50 microseconds + ~5 milliseconds + \rightarrow 50 microseconds

Ideal Case: all of the pages needed by a program are in physical memory

Real-world Case: Swapping in (and out) must occur

Q: What time delay (penalty) does a program incur due to demand paging in response to a single page fault?

- Service page fault
- swap in the needed frame
- Restart the process

Total time for all three, which does not include waiting for dispatch in the ready queue ...

About 5 milliseconds



milliseconds
(10<sup>-3</sup>)
microsecond
(10<sup>-6</sup>)

nanoseconds (10<sup>-9</sup>)

~50 microseconds + ~5 milliseconds + ~50 microseconds = 5.1 milliseconds



Ideal Case: all of the pages needed by a program are in physical memory

Real-world Case: Swapping in (and out) must occur

Q: What time delay (penalty) does a program incur due to demand paging in response to a single page fault?

- Service page fault
- swap in the needed frame
- Restart the process

Total time for all three, which does not include waiting for dispatch in the ready queue ...

About 5 milliseconds



milliseconds
(10<sup>-3</sup>)
microsecond
(10<sup>-6</sup>)

nanoseconds (10<sup>-9</sup>)

~50 microseconds + ~5 milliseconds + ~50 microseconds = 5.1 milliseconds







How is the victim selected?





- The choice of the "victim" page to select is important.
- How is the victim selected?





- The choice of the "victim" page to select is important.
- How is the victim selected?
- Worksheet Q2: what are possible criteria or factors for selecting the victim page?





- The choice of the "victim" page to select is important.
- How is the victim selected?
- Worksheet Q2: what are possible criteria or factors for selecting the victim page?



objective: reduce page faults



- How is the victim selected?
- Victim Selection: FIFO
- Select the oldest page in the frame and remove it.
- How does it work? How does it perform?





# FIFO PAGE REPLACEMENT

Victim Selection: FIFO





### FIFO PAGE REPLACEMENT

- Victim Selection: FIFO
- Select the oldest page in the frame and remove it.
- How does it work? How does it perform?





# FIFO REPLACEMENT

Assume a page/frame architecture where each page has 100 bytes. Assume the following byte (address) requests, left to right (written in base 10) generated by a process.

1011 0656 0692 1466 0605 1141 1222



#### FIFO REPLACEMENT

Assume a page/frame architecture where each page has 100 bytes. Assume the following byte (address) requests, left to right (written in base 10) generated by a process.

1011

0656

<mark>06</mark>92

**14**66

0605

<mark>11</mark>41

1222

Starting with an empty 3-frame memory:

- How will the pages be places?
- What is the number of page faults?



Consider this sequence of pages
Assume a physical memory size of 3 frames (for the process).

10 06 06 14 06 11 12



Consider this sequence of pages
Assume a physical memory size of 3 frames (for the process).



Page Fault Count: 0



Consider this sequence of pages
Assume a physical memory size of 3 frames (for the process).



Page Fault Count: 0



Consider this sequence of pages Assume a physical memory size of 3 frames (for the process).



Page Fault Count: 0

Q: Do we get a page fault?



A:Yes B: No



Consider this sequence of pages

Assume a physical memory size of 3 frames (for the process).



Page Fault Count: I

Q: Do we get a page fault?



A:Yes B: No



Consider this sequence of pages
Assume a physical memory size of 3 frames (for the process).





Consider this sequence of pages

Assume a physical memory size of 3 frames (for the process).





Consider this sequence of pages

Assume a physical memory size of 3 frames (for the process).





Consider this sequence of pages

Assume a physical memory size of 3 frames (for the process).





Consider this sequence of pages

Assume a physical memory size of 3 frames (for the process).





Consider this sequence of pages

Assume a physical memory size of 3 frames (for the process).





Consider this sequence of pages

Assume a physical memory size of 3 frames (for the process).



First Frame In This is our victim.



Consider this sequence of pages

Assume a physical memory size of 3 frames (for the process).





Consider this sequence of pages

Assume a physical memory size of 3 frames (for the process).





Consider this sequence of pages

Assume a physical memory size of 3 frames (for the process).





# WORKSHEET

| 1-Frame Memory: |      |      |      |      |      |      |
|-----------------|------|------|------|------|------|------|
| 0110            | 1206 | 0613 | 0697 | 1206 | 1606 | 0614 |
|                 |      |      |      |      |      |      |
| 2-Frame Memory: |      |      |      |      |      |      |
| 0110            | 1206 | 0613 | 0697 | 1206 | 1606 | 0614 |
|                 |      |      |      |      |      |      |
| 3-Frame Memory: |      |      |      |      |      |      |
| 0110            | 1206 | 0613 | 0697 | 1206 | 1606 | 0614 |
|                 |      |      |      |      |      |      |
| 4-Frame Memory: |      |      |      |      |      |      |
| 0110            | 1206 | 0613 | 0697 | 1206 | 1606 | 0614 |
|                 |      |      |      |      |      |      |
|                 |      |      |      |      |      |      |

| 1-Frame Fault Count: |  |
|----------------------|--|
| 2-Frame Fault Count: |  |
| 3-Frame Fault Count: |  |
| 4-Frame Fault Count: |  |



# **WORKSHEET SOLUTION**



| 1-Frame Fault Count: | 6 |
|----------------------|---|
| 2-Frame Fault Count: | 4 |
| 3-Frame Fault Count: | 4 |
| 4-Frame Fault Count: | 4 |



#### **WORKSHEET SOLUTION**

 It's a page fault when any frame in memory changes content.



| 1-Frame Fault Count: | 6 |
|----------------------|---|
| 2-Frame Fault Count: | 4 |
| 3-Frame Fault Count: | 4 |
| 4-Frame Fault Count: | 4 |



#### **WORKSHEET SOLUTION**

- It's a page fault when any frame in memory changes content.
- Page faults can't be eliminated completely even with infinite memory ... every page needs to be retrieved at least once causing a single page fault for each page.



| 1-Frame Fault Count: | 6 |
|----------------------|---|
| 2-Frame Fault Count: | 4 |
| 3-Frame Fault Count: | 4 |
| 4-Frame Fault Count: | 4 |



#### INCREASING THE FRAME SIZE

Can increasing the number of memory frames result in the increase of Page Faults in a FIFO Replacement Strategy?













# FIFO page replacement

Assume the following are the page components of addresses (left to right, written in base 10) generated by a process

1 2 3 4 1 2 5 1 2 3 4 5



FIFO page replacement





FIFO page replacement





FIFO page replacement





FIFO page replacement





FIFO page replacement





FIFO page replacement





FIFO page replacement



FIFO page replacement





FIFO page replacement





FIFO page replacement

```
    1
    2
    3
    4
    1
    2
    5
    1
    2
    3
    4
    5
```



FIFO page replacement

```
* * * * * * * 1 2 3 4 1 2 5 1 2 3 4 5
```



FIFO page replacement





FIFO page replacement





FIFO page replacement





FIFO page replacement





FIFO page replacement





FIFO page replacement





FIFO page replacement

Assume the following are the page components of addresses (left to right, written in base 10) generated by a process





FIFO page replacement





FIFO page replacement





FIFO page replacement





FIFO page replacement





FIFO page replacement





FIFO page replacement





FIFO page replacement





FIFO page replacement





FIFO page replacement





FIFO page replacement





FIFO page replacement



FIFO page replacement





FIFO page replacement



FIFO page replacement

```
      ***
      ***
      ***
      ***
      ***
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
      **
```



FIFO page replacement

Assume the following are the page components of addresses (left to right, written in base 10) generated by a process

Page Fault Counter: 10

- Increasing the frame size increased the page fault rate!
- Belady's Anomaly



What would be the optimal replacement strategy?



- What would be the optimal replacement strategy?
- Well ... optimally, you want to remove the page that won't be used for the longest period.



- What would be the optimal replacement strategy?
- Well ... optimally, you want to remove the page that won't be used for the longest period.
- So if we have P1 and P2 .. P1 will be used in 10 clock cycles and P2 in 20, we remove P2.



- What would be the optimal replacement strategy?
- Well ... optimally, you want to remove the page that won't be used for the longest period.
- So if we have P1 and P2 .. P1 will be used in 10 clock cycles and P2 in 20, we remove P2.
- Any particular challenge that you foresee with this algorithm?



- What would be the optimal replacement strategy?
- Well ... optimally, you want to remove the page that won't be used for the longest period.
- So if we have P1 and P2 .. P1 will be used in 10 clock cycles and P2 in 20, we remove P2.
- Any particular challenge that you foresee with this algorithm?
- You need to see the future to know which page will be used when.
- Why is it important then?



- What would be the optimal replacement strategy?
- Well ... optimally, you want to remove the page that won't be used for the longest period.
- So if we have P1 and P2 .. P1 will be used in 10 clock cycles and P2 in 20, we remove P2.
- Any particular challenge that you foresee with this algorithm?
- You need to see the future to know which page will be used when.
- Why is it important then? It provides a benchmark/compass for new strategies.



Page requests: 1 2 3 4 1 2 5 1 2 3 4 5



Page requests :





**\*\***\*

Page requests:

2 3 4 1 2 5 1 2 3 4 5





Page requests:

1 2 3 4 1 2 5 1 2 3 4 5

1 cycle



Page requests: 1 2 3 4 1 2 5 1 2 3 4 5

2 cycles



Page requests:

1 2 3 4 1 2 5 1 2 3 4 5

6 cycles



Page requests:



Which page should we remove from memory?





Page requests:



Which page should we remove from memory?



Longest duration until used again.







Worksheet QI

Page requests:



Page requests:





Page requests:





Page requests:













Page requests :







Page requests: 1 2 3 4 1 2 5 1 2 3 4 5



- Total Page Faults: 7
- 3-Frame FIFO: 9
- 4-Frame FIFO: 10



# LEAST RECENTLY USED

- We obviously can't use Optimal Replacement ...
- What's a good approximation for Optimal Replacement?



## LEAST RECENTLY USED

- We obviously can't use Optimal Replacement ...
- What's a good approximation for Optimal Replacement? Least Recently Used.



### LEAST RECENTLY USED

- Least Recently Used attempts to estimate which of the pages in memory would be not needed for the longest period.
- The idea is that a page that we have not accessed for a long while, won't be used any time soon ..
  We're probably done with it for now.
- How is that different from FIFO replacement?
- FIFO looks at the time the page was **brought into memory** ... LRU looks at the time the page was **last accessed**.



Worksheet Q2





# **LRU**







LRU: Page 1 has been recently used (2 cycles ago)





LRU: Page 1 has been recently used (2 cycles ago)





LRU: Page 1 has been recently used (2 cycles ago)





LRU: Page 2 has been recently used (1 cycle ago)





LRU: Page 5 has been less recently used (3 cycles ago)





LRU: Page 5 has been less recently used (3 cycles ago)





LRU: Page 5 has been less recently used (3 cycles ago)

LRU: Remove 5 (the last page inserted)

FIFO: Remove I (the first/oldest page inserted).





Q: How to keep track of last access/reference?





#### Q: How to keep track of last access/reference?

Need a data structure that keeps track of last time use of each frame in memory.





#### Q: How to keep track of last access/reference?

 Need a data structure that keeps track of last time use of each frame in memory. Worksheet Q3:What would be the complications?





#### Q: How to keep track of last access/reference?

- Need a data structure that keeps track of last time use of each frame in memory.
- How many frames in memory? For an 8GB ram, 4KB page size ... that's around 2 million entries.





#### Q: How to keep track of last access/reference?

- Need a data structure that keeps track of last time use of each frame in memory.
- How many frames in memory? For an 8GB ram, 4KB page size ... that's around 2 million entries.
- Impractical:
  - Too large
  - Need to sort 2 million entries every access!



### LRU SUPPORT

LRU support

Common architecture support provides a single reference bit



- When a page is swapped in, the bit it set to 0
- When a page is read from (referenced) or written to, the bit is set to 1



### LRU SUPPORT

#### LRU support

- Reduces size of data structure saved.
- No need to sort, remove the first '0': less time traversing.

Common architecture support provides a single reference bit



- When a page is swapped in, the bit it set to 0
- When a page is read from (referenced) or written to, the bit is set to 1



### LRU SUPPORT

#### LRU support

- Reduces size of data structure saved.
- No need to sort, remove the first '0': less time traversing.
- Can only track
   whether a page has
   been read or not ...
- Not very useful

Common architecture support provides a single reference bit



- When a page is swapped in, the bit it set to 0
- When a page is read from (referenced) or written to, the bit is set to 1



# **RECENT HISTORY**



Improvement: Last n-cycles history.



# **RECENT HISTORY**

Periodically reset all reference bits



Improvement: Last n-cycles history.



### **RECENT HISTORY**

Periodically reset all reference bits



■ Now the reference bit stores whether a frame have been referenced since last period started ... rather than since it was brought in.



### TRACKING RECENT HISTORY



- Tracks a longer history
- Still smaller than data structure.
- Remove first page that has all 'zeros' in its history: no need to sort.



### TRACKING RECENT HISTORY



- Tracks a longer history
- Still smaller than data structure.
- Remove first page that has all 'zeros' in its history:
  - no need to sort.
  - No need to go through all memory



Q: Can we use dirty bit in page replacement algorithm?





Q: Can we use dirty bit in page replacement algorithm?





Q: Can we use dirty bit in page replacement algorithm?

Not Modified: No need to write back!





Q: Can we use dirty bit in page replacement algorithm?

Not Modified: No need to write back!





#### DIRTY BIT FOR PAGE REPLACEMENT

**Q:** Can we use dirty bit in page replacement algorithm?

Not Modified: No need to write back!





#### DIRTY BIT FOR PAGE REPLACEMENT



Modified (needs write back) and recently used (high probability of causing a page fault).



#### DIRTY BIT FOR PAGE REPLACEMENT



- Dirty bits indicate that a page needs to be written back.
- This slows down page replacement ...
- Look at both, reference bit (history) and dirty bit.
- Pick a page that doesn't need replacement!



#### **DIRTY BIT**



Modified (needs write back) and recently used (high probability of causing a page fault).









Similar to periodic reset ... with a simpler implementation.









Instead of resetting periodically, we reset reference bits while searching for a not-recently-used page.



Page fault just occurred, need to replace frame ... walking through memory



As OS walks through memory, it resets the '1's to '0's.

Instead of resetting periodically, we reset reference bits while searching for a not-recently-used page.



Page fault just occurred, need to replace frame ... walking through memory



Instead of resetting periodically, we reset reference bits while searching for a not-recently-used page.



Page fault just occurred, need to replace frame ... walking through memory



Instead of resetting periodically, we reset reference bits while searching for a not-recently-used page.



When we find a zero, we remove the frame.



Instead of resetting periodically, we reset reference bits while searching for a not-recently-used page.



When we find a zero, we remove the frame.



Instead of resetting periodically, we reset reference bits while searching for a not-recently-used page.



Worksheet QI

Next replacement search continue from last pointer position.



















Instead of resetting periodically, we reset reference bits while searching for a not-recently-used page.



Next replacement search continue from last pointer position.



Instead of resetting periodically, we reset reference bits while searching for a not-recently-used page.



Next replacement search continue from last pointer position.







Instead of resetting periodically, we reset reference bits while searching for a not-recently-used page.



Circle back once you go through all memory frame ...





- Why is it called second chance?
- We remove frames that has not been referenced since our last "visit".
- This frame has stayed unreferenced since we reset it to '0'.









- Advantages?
- No need to pause programs to reset bits, we reset them during search.





- Advantages?
- No need to pause programs to reset bits, we reset them during search.
- No need to reset all bits, we rest the ones that are relevant.





- Advantages?
- No need to pause programs to reset bits, we reset them during search.
- No need to reset all bits, we rest the ones that are relevant.
- Less stalls and shorter penalty.



Physical memory

 So far we talked about how to replace frames. Multiple processes MMU / Memory Map

Page 3 Page 2 Page 1 Page 9 Page 2 Page 1 Page 9 Page 2 Page 1 Page 9 Page 1 Page 9 Pa

Mapping is
done either via
a single
inverted page
table ... or
individual page
tables for each
process





#### Physical memory

- How to allocate frames?
- Divide all frames among process equally?
- Allocate on demand?

## Multiple processes MMU / Memory Map



Mapping is
done either via
a single
inverted page
table ... or
individual page
tables for each
process





#### Physical memory

 As the number of frames allocated for each process decreases, page fault rate goes up.

#### Multiple processes MMU / Memory Map



Mapping is
done either via
a single
inverted page
table ... or
individual page
tables for each
process





#### Physical memory

• Q:What is the minimum number of frames to allocate for each process?

## Multiple processes MMU / Memory Map



Mapping is
done either via
a single
inverted page
table ... or
individual page
tables for each
process

Physical memory has 3 count of frames



Physical memory

• Q:What is the minimum number of frames to allocate for each process?

**Decided by architecture ...** 

Q:How many memory references can occur in a single instruction?

- This can be a lot, 8 or even 16 in some architectures ... why?
- Indirect addressing, where address can point to another address ..

Multiple processes MMU / Memory Map

Page 3 Page 2 Page 1 Page 2 Page 3 Page 2 Page 3 Page 3 Page 3 Page 3 Page 3 Page 3 Page 4 Page 4 Page 5 Page 4 Page 6 Page 6 Page 6 Page 6 Page 7 Page 7 Page 7 Page 7 Page 7 Page 7 Page 8 Page 7 Page 8 Page 8 Page 8 Page 8 Page 8 Page 9 Pa

Mapping is
done either via
a single
inverted page
table ... or
individual page
tables for each
process

Physical memory has 3 count 앜 frame

Physical memory

• Q:What is the minimum number of frames to allocate for each process?

**Decided by architecture ...** 

Q:How many memory references can occur in a single instruction?

- This can be a lot, 8 or even 16 in some architectures ... why?
- Indirect addressing, where address can point to another address ..

Multiple processes MMU / Memory Map



Mapping is
done either via
a single
inverted page
table ... or
individual page
tables for each
process

Physical memory has 3 count of frame

It's simply the number of different memory locations that can be accessed in a *single* instruction.

# **EQUAL ALLOCATION**

- Split the memory equally among all processes.
- Suppose we have 100 frames and 5 process ... each would have 20 frames.
- Pretty simple ...
- Q:What are the drawbacks of this approach?



# **EQUAL ALLOCATION**

- Split the memory equally among all processes.
- Suppose we have 100 frames and 5 process ... each would have 20 frames.
- Pretty simple ...
- Q:What are the drawbacks of this approach?
  - Not all processes need the same amount of frames!
  - Some might need many others might need fewer pages ... not very efficient use of memory



# **EQUAL ALLOCATION**

- Split the memory equally among all processes.
- Suppose we have 100 frames and 5 process ... each would have 20 frames.
- Pretty simple ...
- Q:What are the drawbacks of this approach?
  - Not all processes need the same amount of frames!
  - Some might need many others might need fewer pages ... not very efficient use of memory
  - Alternative: proportional memory allocation.



## PROPORTIONAL MEMORY ALLOCATION

- Allocate frames proportional to process memory size.
- Process twice the size will get twice the number of frames.

Worksheet Q3: Any inefficiencies?



#### PROPORTIONAL MEMORY ALLOCATION

- Allocate frames proportional to process memory size.
- Process twice the size will get twice the number of frames.

Worksheet Q3: Any inefficiencies?

- Processes do not need all their pages in memory ...
- The number of frames required is not always proportional to process size ...
- The number for frames required might vary during run time.



 As we add more processes for multitasking we increase CPU utilization.



 As we add more processes for multitasking we increase CPU utilization.





- As we add more processes for multitasking we increase CPU utilization.
- We reach a point when adding more processes compete for frames in memory and page faults start to increase.





- As we add more processes for multitasking we increase CPU utilization.
- We reach a point when adding more processes compete for frames in memory and page faults start to increase.

Q:When page faults increase, what happens to CPU utilization





A: Increases

**B**: Decreases





- As we add more processes for multitasking we increase CPU utilization.
- We reach a point when adding more processes compete for frames in memory and page faults start to increase.

Q:When page faults increase, what happens to CPU utilization





A: Increases

**B**: Decreases





- As we add more processes for multitasking we increase CPU utilization.
- We reach a point when adding more processes compete for frames in memory and page faults start to increase.
- How does the Operating System react?
- The OS would think that CPU is under utilized, and as such it would retrieve more processes for concurrent execution.







- As we add more processes for multitasking we increase CPU utilization.
- We reach a point when adding more processes compete for frames in memory and page faults start to increase.
- How does the Operating System react?
- The OS would think that CPU is under utilized, and as such it would retrieve more processes for concurrent execution.
- This causes even more page faults.





- As we add more processes for multitasking we increase CPU utilization.
- We reach a point when adding more processes compete for frames in memory and page faults start to increase.
- How does the Operating System react?
- The OS would think that CPU is under utilized, and as such it would retrieve more processes for concurrent execution.
- This causes even more page faults.





- As we add more processes for multitasking we increase CPU utilization.
- We reach a point when adding more processes compete for frames in memory and page faults start to increase.
- How does the Operating System react?
- The OS would think that CPU is under utilized, and as such it would retrieve more processes for concurrent execution.





## HOW TO PREVENT THRASHING

• We can allow for only local frame replacement ... a process can only replace frames it owns.



### HOW TO PREVENT THRASHING

- We can allow for only local frame replacement ... a process can only replace frames it owns.
- To truly prevent thrashing, we need to know how much frames each process needs for "healthy" execution.
- This is different than the minimum amount of frames that is dependent on architecture.



#### HOW TO PREVENT THRASHING

- We can allow for only local frame replacement ... a process can only replace frames it owns.
- To truly prevent thrashing, we need to know how much frames each process needs for "healthy" execution.
- This is different than the minimum amount of frames that is dependent on architecture.
- How to know how much frames do we need for each process?



**Goal: Prevent Thrashing** 

Main idea: Consider what pages a process has needed in the recent past, as an indicator of the pages it will need in the future



**Goal: Prevent Thrashing** 

Main idea: Consider what pages a process has needed in the recent past, as an indicator of the pages it will need in the future

Working Set: a set of pages that are actively used together



**Goal: Prevent Thrashing** 

Main idea: Consider what pages a process has needed in the recent past, as an indicator of the pages it will need in the future

Working Set: a set of pages that are actively used together

Recent Memory References:  $\Delta = 13$ 



**Goal: Prevent Thrashing** 

Main idea: Consider what pages a process has needed in the recent past, as an indicator of the pages it will need in the future

Working Set: a set of pages that are actively used together

**Recent Memory References**:  $\Delta = 13$ 

1 2 4 5 6 4 2 5 6 5 1 2 6 8 2 4 5 6 7 2 3 3 3 2 2 3 3 3 2 3



**Goal: Prevent Thrashing** 

Main idea: Consider what pages a process has needed in the recent past, as an indicator of the pages it will need in the future

Working Set: a set of pages that are actively used together

Recent Memory References:  $\Delta = 13$ 

1 2 4 5 6 4 2 5 6 5 1 2 6 8 2 4 5 6 7 2 3 3 3 2 2 3 3 3 2 3



**Goal: Prevent Thrashing** 

Main idea: Consider what pages a process has needed in the recent past, as an indicator of the pages it will need in the future

Working Set: a set of pages that are actively used together

Recent Memory References:  $\Delta = 13$ 

Look at last 13 references

1 2 4 5 6 4 2 5 6 5 1 2 6 8 2 4 5 6 7 2 3 3 3 2 2 3 3 3 2 3



**Goal: Prevent Thrashing** 

Main idea: Consider what pages a process has needed in the recent past, as an indicator of the pages it will need in the future

Working Set: a set of pages that are actively used together

Recent Memory References:  $\Delta = 13$ 

Look at last 13 references

1 2 4 5 6 4 2 5 6 5 1 2 6 8 2 4 5 6 7 2 3 3 3 2 2 3 3 3 2 3



**Goal: Prevent Thrashing** 

Main idea: Consider what pages a process has needed in the recent past, as an indicator of the pages it will need in the future

Working Set: a set of pages that are actively used together

Recent Memory References:  $\Delta = 13$ 





**Goal: Prevent Thrashing** 

Main idea: Consider what pages a process has needed in the recent past, as an indicator of the pages it will need in the future

Working Set: a set of pages that are actively used together

Recent Memory References:  $\Delta = 13$ 

Look at last 13 references

I 2 4 5 6 4 2 5 6 5 I 2 6 8 2 4 5 6 7 2 3 3 3 2 2 3 3 3 2 3

{1,2,4,5,6} = Working Set Working Set Size = 5 OS allocates 5 frames for PI



**Goal: Prevent Thrashing** 

Main idea: Consider what pages a process has needed in the recent past, as an indicator of the pages it will need in the future

Working Set: a set of pages that are actively used together

**Recent Memory References**:  $\Delta = 13$ 

Worksheet Q4



{1,2,4,5,6} = Working Set Working Set Size = 5 OS allocates 5 frames for PI



**Goal: Prevent Thrashing** 

Main idea: Consider what pages a process has needed in the recent past, as an indicator of the pages it will need in the future

Working Set: a set of pages that are actively used together

Recent Memory References:  $\Delta = 13$ 



{1,2,4,5,6} = Working Set Working Set Size = 5 OS allocates 5 frames for PI



**Goal: Prevent Thrashing** 

Main idea: Consider what pages a process has needed in the recent past, as an indicator of the pages it will need in the future

Working Set: a set of pages that are actively used together

Recent Memory References:  $\Delta = 13$ 



{1,2,4,5,6} = Working Set Working Set Size = 5 OS allocates 5 frames for PI {2,3,6,7} = Working Set Working Set Size = 4



**Goal: Prevent Thrashing** 

Main idea: Consider what pages a process has needed in the recent past, as an indicator of the pages it will need in the future

Working Set: a set of pages that are actively used together

Recent Memory References:  $\Delta = 13$ 



{1,2,4,5,6} = Working Set Working Set Size = 5 OS allocates 5 frames for PI {2,3,6,7} = Working Set
Working Set Size = 4
OS allocates 4 frames for PI

Most important property of the working set (WS): size



Most important property of the working set (WS): size

Q: If the WS Size (WSS) of process *i* is WSS<sub>i</sub>, then what is the total demand of the most active frames for *n* processes?



Most important property of the working set (WS) : size

Q: If the WS Size (WSS) of process *i* is WSS<sub>i</sub>, then what is the total demand of the most active frames for *n* processes?

$$D = \sum_{i=0}^{n} WSS_i$$



Most important property of the working set (WS) : size

Q: If the WS Size (WSS) of process *i* is WSS<sub>i</sub>, then what is the total demand of the most active frames for *n* processes?

$$D = \sum_{i=0}^{n} WSS_i$$

If the total demand D is greater than the count of available frames, thrashing will occur.



Most important property of the working set (WS) : size

Q: If the WS Size (WSS) of process *i* is WSS<sub>i</sub>, then what is the total demand of the most active frames for *n* processes?

$$D = \sum_{i=0}^{n} WSS_i$$

If the total demand D is greater than the count of available frames, thrashing will occur.

Q: What can the OS do?



Most important property of the working set (WS) : size

Q: If the WS Size (WSS) of process *i* is WSS<sub>i</sub>, then what is the total demand of the most active frames for *n* processes?

$$D = \sum_{i=0}^{n} \mathsf{WSS}_{i}$$

If the total demand D is greater than the count of available frames, thrashing will occur.

The OS monitors WSS for each process, if D is approaching the memory limit, suspend a process.



Q:What is the working set size?



Q:What is the working set size?

Pages 18 to 26 WSS = 9







Q:What is the working set size?

Pages 18 to 20 and 24 to 28 WSS = 8

